## Parnian Mokri

| Contact<br>Information | https://sites.tufts.edu/pmokri<br>161 College Ave<br>Medford, MA 02155                                                                                                                                                                                                                                                                                                      | 703-4636401<br>pmokri01@tufts.edu                                      |  |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--|
| Research<br>Interests  | Computer Architecture, Workload Characterizati<br>Hardware on FPGAs and Embedded Systems, LI                                                                                                                                                                                                                                                                                | on, Designing Application-Specific<br>WM/clang Compilers               |  |
| Education              | <b>Tufts University</b> , Medford, MA Ph.D., Electrical Engineering, <i>Expected:</i> Spring 2020                                                                                                                                                                                                                                                                           |                                                                        |  |
|                        | Ph.D., Electrical Engineering, <i>Expected:</i> Spring 2020                                                                                                                                                                                                                                                                                                                 |                                                                        |  |
|                        | • Many Accelerator Systems: designing application specific hardware; their memory and control system selection in heterogeneous architecture Advisors: Mark D. Hempstead                                                                                                                                                                                                    |                                                                        |  |
|                        | George Mason University, Fairfax, VA                                                                                                                                                                                                                                                                                                                                        |                                                                        |  |
|                        | M.S., Computer Engineering, May 2014                                                                                                                                                                                                                                                                                                                                        |                                                                        |  |
|                        | • Designing bio-neuron in hardware: Implementing optimal Izhikevich and Hodgkin-<br>Huxley model in Xilinx FPGAs and their control system Adviser: Houman<br>Homayoun, Ph.D                                                                                                                                                                                                 |                                                                        |  |
|                        | Tehran Azad University, Tehran, Iran                                                                                                                                                                                                                                                                                                                                        |                                                                        |  |
|                        | B.S., Computer Engineering (Hardware), May 2009                                                                                                                                                                                                                                                                                                                             |                                                                        |  |
|                        | <ul> <li>Heart arrhythmia detection using FPGA designing an optimal R-R detection algorithm based on physionet ECG signals</li> <li>System level hardware design and simulation with SystemAda Combining Ada and VHDL to describe computer architecture at transaction level model (TLM)</li> <li>Advisor: Zain Navabi, Ph.D Tehran University</li> </ul>                   |                                                                        |  |
| Research<br>Experience | <b>Tufts University and Drexel University</b><br>Developed tools to find Shared Accelerators in<br>Dr. Mark Hempstead                                                                                                                                                                                                                                                       | Aug 2015 to present<br>n Early Stage of Designs, Adviser:              |  |
|                        | George Mason University<br>Developed frameworks for Neuromorphic Co<br>limited area , Adviser: Houman Homayoun                                                                                                                                                                                                                                                              | June 2012 to May 2014<br>mputing Models on FPGAs with                  |  |
|                        | <b>Tehran University</b><br>Developed System-Ada: A language for desi<br>level, Adviser: Zain Navabi                                                                                                                                                                                                                                                                        | Sept 2005 to Aug 2009<br>igning embedded system at TLM                 |  |
| Skills                 | <ul> <li>CAD Tools: C and C++ HLS, VHDL, Vivado Xilinx, Vivado HLS Xilinx SDSoC, Quartez, SymphonicC, Virtuoso, Hotspot</li> <li>Computer Architecture: Sniper multi-core simulator, GEM5, Booksim</li> <li>Scripting: bash, git, python</li> <li>Compilers: clang/llvm, gdb</li> <li>Kernels : linux, windows</li> <li>Programming languages : C++, Ada, python</li> </ul> |                                                                        |  |
| Current                |                                                                                                                                                                                                                                                                                                                                                                             |                                                                        |  |
| PROJECTS               | 1. Shared Accelerator System on Chip: Impl<br>their memory system to minimize energy po<br>FPGAs (Zynq and Ultra-scale)                                                                                                                                                                                                                                                     | lementing shared accelerators and<br>er instruction on ASIC and Xilinx |  |

|                                               | 2. Fingerprinting Workloads to Find Shared Accelerators: Developed a methodology to quickly detect Shared Accelerators at early-stage using static and dynamic behavior of workload. Finding similarities between workloads are computationally expensive; we propose a method based on the workload's characteristics that reduce the process by at least 10% with zero false negatives. |  |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Awards                                        | <ul> <li>3. Secure Many Accelerators: Designing a secure accelerator with their memory system.</li> <li>Best Regular Paper Award Negin Mahani, Parnian Mokri, Zainalabedin Navab Award best regular paper IEEE EWDT08 Symposium Award Feb 2009</li> </ul>                                                                                                                                 |  |
| Peer reviewed<br>Conferences<br>and Workshops | 1. Improving HLS with Shared Accelerators: A Retrospective Parnian Mokri,<br>Mark Hempstead Latte workshop 2021                                                                                                                                                                                                                                                                           |  |
|                                               | 2. Early-stage automated accelerator identification tool for embedded systems with limited area Parnian Mokri, Mark Hempstead ICCAD 2020                                                                                                                                                                                                                                                  |  |
|                                               | 3. Detecting Coarse-Grained Reconfigurable kernels using ReconfAST <b>Parnian</b><br><b>Mokri</b> , Mark Hempstead, BARC 2018                                                                                                                                                                                                                                                             |  |
|                                               | <ol> <li>Detecting Coarse-Grained Reconfigurable kernels using ReconfAST Parnian<br/>Mokri, Mark Hempstead, Micro 17 - Workshop</li> </ol>                                                                                                                                                                                                                                                |  |
|                                               | 5. <b>Parnian Mokri</b> , Mark Hempstead, Stockpile of Accelerators: ReconfASTs:<br>Early-stage Identification of Reconfigurable Accelerators with Annotated Abstract<br>Syntax Tree, BARC, 2017                                                                                                                                                                                          |  |
|                                               | <ol> <li>Stockpile of Accelerators: A Methodology to increase accelerator coverage,<br/>Parnian Mokri, Mark Hempstead, BARC 2016</li> </ol>                                                                                                                                                                                                                                               |  |
|                                               | 7. Siddharth Nilakantan, <b>Parnian Mokri</b> , Mike Lui and Mark Hempstead, SIGIL<br>A tool for assisting acceleration selection <b>HPCA workshop</b> , Jan 2015                                                                                                                                                                                                                         |  |
| Teaching<br>Experience                        | Teaching Assistant Springs 2014–17                                                                                                                                                                                                                                                                                                                                                        |  |
|                                               | ECE 194 Advanced Computer Architecture: Spring 2019, Instructor: Mark<br>Hempstead, Ph.D., Computer Science, Electrical Engineering Department,<br>Tufts University: Designing labs, designing solutions for homework and labs,<br>help with students final projects, office hours and grading                                                                                            |  |
|                                               | Introduction to Computation: Spring 2018, Instructor: Brain Tracey, Ph.D.,<br>Computer Science, Electrical Engineering Department, Tufts University: Designing<br>solutions for homework and labs, teaching labs, office hours and grading                                                                                                                                                |  |
|                                               | ECE 194 Advanced Computer Architecture: Spring 2016, Instructor: Mark<br>Hempstead, Ph.D., Computer Science, Electrical Engineering Department,<br>Tufts University: Designing labs, designing solutions for homework and labs,<br>help with students final projects, office hours and grading                                                                                            |  |
|                                               | Computer Architecture: Spring 2015; Instructor: Karkal Prabhu, Ph.D Electrical<br>Engineering Department, Drexel University: Holding Weekly Review Classes,<br>designing quizzes and grading                                                                                                                                                                                              |  |
|                                               | Computer Networks: Fall 2014, Instructor: Karkal Prabhu, Ph.D, Electrical Engineering Department, Drexel University: : Holding Weekly Review Classes, designing quizzes and grading                                                                                                                                                                                                       |  |
| Clubs and<br>leadership                       | <ul> <li>President and founder of Tufts Computer Architecture Club</li> <li>Member and former chair of Student life at Tufts Graduate Student Council:<br/>Organizer for Coffee hours with deans, and venting events</li> </ul>                                                                                                                                                           |  |